

# Practice problems

For Exam 1: HW

https://cs.wellesley.edu/~cs240/



# Short answer practice problems:

1. How does a D-latch differ in behavior from a D-flip-flop?

instruction to execute next?

4. What does it mean for a gate to be universal?



2. How are instructions stored in the HW ISA? How does the HW ISA processor know what

3. How many bits are needed to represent which register if the register file has 32 entries?

# Bit manipulation practice problem





# Bit addition practice problem

What is the result of the following computation on 8-bit two's complement numbers?

### 0b110100101 + 0b011001111

Does it overflow? Justify your answer without converting to binary numbers.

Consider the same computation on unsigned numbers. What is the result? Does it overflow?





# **Building block choice practice problem**

Draw a circuit to implement a switching network. If S=1, the network is in pass-through mode: C=A and D=B. If S=0, the network is in crossing mode: C=B, and D=A.

Use the most reasonable combinational building blocks or gates.





\_\_\_\_ С \_\_\_\_ D

# **Decoder + mux practice problem**



Use one 2:4 decoder and one 2:1 mux to implement A XOR B



# HW Arch practice problem:



1. What is the purpose of each of the 4 mux components in the HW architecture above?



